# MATERIAL / PACE - Please classify your perspective on material covered in today's class (46 respondents): - 1-mostly review, 5-equal new/review, 10-mostly new - Average 6.44 (↑ previous 6.32) - Please rate the pace of today's class: - 1-slow, 5-just right, 10-fast - <u>Average 5.69 (↑ previous 5.63)</u> May 20, 2021 TCSS422: Computer Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.5 # FEEDBACK May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma # OBJECTIVES - 5/20 Questions from 5/18 Assignment 2 Quiz 3 - Synchronized Array Tutorial 2 - Pthread, locks, conditions tutorial Chapter 14: The Memory API Chapter 15: Address Translation Chapter 16: Segmentation Chapter 17: Free Space Management Chapter 18: Introduction to Paging # **OBJECTIVES - 5/20** - Questions from 5/18 - Assignment 2 - Quiz 3 Synchronized Array - Tutorial 2 Pthread, locks, conditions tutorial - Chapter 14: The Memory API - Chapter 15: Address Translation - Chapter 16: Segmentation - Chapter 17: Free Space Management - Chapter 18: Introduction to Paging May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.9 # OBJECTIVES - 5/20 - Questions from 5/18 - Assignment 2 - Quiz 3 Synchronized Array - Tutorial 2 Pthread, locks, conditions tutorial - Chapter 14: The Memory API - Chapter 15: Address Translation - Chapter 16: Segmentation - Chapter 17: Free Space Management - Chapter 18: Introduction to Paging May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ## **SYSTEM CALLS** - brk(), sbrk() - Used to change data segment size (the end of the heap) - Don't use these - Mmap(), munmap() - Can be used to create an extra independent "heap" of memory for a user program - See man page May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.15 # **OBJECTIVES - 5/20** - Questions from 5/18 - Assignment 2 - Quiz 3 Synchronized Array - Tutorial 2 Pthread, locks, conditions tutorial - Chapter 14: The Memory API - Chapter 15: Address Translation - Chapter 16: Segmentation - Chapter 17: Free Space Management - Chapter 18: Introduction to Paging May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### DYNAMIC RELOCATION OF PROGRAMS Hardware requirements: Requirements **HW** support Privileged mode CPU modes: kernel, user Base / bounds registers Registers to support address translation Translate virtual addr; check if in Translation circuitry, check limits bounds Privileged instruction(s) to Instructions for modifying base/bound update base / bounds regs registers Privileged instruction(s) Set code pointers to OS code to handle faults to register exception handlers Ability to raise exceptions For out-of-bounds memory access, or attempts to access privileged instr. TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma May 20, 2021 L15.23 # OS SUPPORT FOR MEMORY VIRTUALIZATION For base and bounds OS support required When process starts running Allocate address space in physical memory When a process is terminated Reclaiming memory for use When context switch occurs Saving and storing the base-bounds pair Exception handlers Function pointers set at OS boot time May 20, 2021 TCSS422: Operating Systems (Spring 2021) School of Engineering and Technology, University of Washington - Tacoma # **DYNAMIC RELOCATION** - OS can move process data when not running - 1. OS deschedules process from scheduler - 2. OS copies address space from current to new location - 3. OS updates PCB (base and bounds registers) - 4. OS reschedules process - When process runs new base register is restored to CPU - Process doesn't know it was even moved! May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma Consider a 64KB computer the loads a program. The BASE register is set to 32768, and the BOUNDS register is set to 4096. What is the physical memory address translation for a virtual address of 6000? 34768 38768 32769 36864 Out of bounds ### **MULTIPLE SEGMENTS** - Memory segmentation - Manage the address space as (3) separate segments - Each is a contiguous address space - Provides logically separate segments for: code, stack, heap - Each segment can placed separately - Track base and bounds for each segment (registers) May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.33 **SEGMENTS IN MEMORY** Consider 3 segments: **OKB** Much smaller Operating System 16KB (not in use) Segment Base Size 32K Code 2K (not in use) Heap 34K 2K 32KB Code 28K Stack 2K Heap 48KB (not in use) 64KB **Physical Memory** TCSS422: Operating Systems [Spring 2021] May 20, 2021 L15.34 School of Engineering and Technology, University of Washington - Tacoma # **SEGMENTATION GRANULARITY** - Coarse-grained - Manage memory as large purpose based segments: - Code segment - Heap segment - Stack segment May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.43 ## **SEGMENTATION GRANULARITY - 2** - Fine-grained - Manage memory as list of segments - Code, heap, stack segments composed of multiple smaller segments - Segment table - On early systems - Stored in memory - Tracked large number of segments May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### FREE SPACE MANAGEMENT - How should free space be managed, when satisfying variable-sized requests? - What strategies can be used to minimize fragmentation? - What are the time and space overheads of alternate approaches? May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.51 ## FREE SPACE MANAGEMENT - Management of memory using - Only fixed-sized units - Easy: keep a list - Memory request → return first free entry - Simple search - With variable sized units - More challenging - Results from variable sized malloc requests - Leads to fragmentation May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### **MEMORY HEADERS - 3** - Size of memory chunk is: - Header size + user malloc size - N bytes + sizeof(header) - Easy to determine address of header ``` void free(void *ptr) { header_t *hptr = (void *)ptr - sizeof(header_t); ``` May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.59 L15.60 ### THE FREE LIST ■ Simple free list struct ``` typedef struct __node_t { int size; struct __node_t *next; } nodet t; ``` - Use mmap to create free list - 4kb heap, 4 byte header, one contiguous free chunk ``` // mmap() returns a pointer to a chunk of free space node_t *head = mmap(NULL, 4096, PROT_READ|PROT_WRITE, MAP_ANON|MAP_PRIVATE, -1, 0); head->size = 4096 - sizeof(node_t); head->next = NULL; ``` May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma Slides by Wes J. Lloyd ## **MEMORY ALLOCATION STRATEGIES** - Best fit - Traverse free list - Identify all candidate free chunks - Note which is smallest (has best fit) - When splitting, "leftover" pieces are small (and potentially less useful -- fragmented) - Worst fit - Traverse free list - Identify largest free chunk - Split largest free chunk, leaving a still large free chunk May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ## **MEMORY ALLOCATION STRATEGIES - 2** ### First fit - Start search at beginning of free list - Find first chunk large enough for request - Split chunk, returning a "fit" chunk, saving the remainder - Avoids full free list traversal of best and worst fit ### Next fit - Similar to first fit, but start search at last search location - Maintain a pointer that "cycles" through the list - Helps balance chunk distribution vs. first fit - Find first chunk, that is large enough for the request, and split - Avoids full free list traversal May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.69 Which memory allocation strategy is more likely to distribute free chunks closer together which could help when coalescing the free space list? **Best Fit** Worst Fit First Fit None of the above All of the above ### **SEGREGATED LISTS** - For popular sized requests e.g. for kernel objects such as locks, inodes, etc. - Manage as segregated free lists - Provide object caches: stores pre-initialized objects - How much memory should be dedicated for specialized requests (object caches)? - If a given cache is low in memory, can request "slabs" of memory from the general allocator for caches. - General allocator will reclaim slabs when not used May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.71 ### **BUDDY ALLOCATION** - Binary buddy allocation - Divides free space by two to find a block that is big enough to accommodate the request; the next split is too small... - Consider a 7KB request May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### **BUDDY ALLOCATION - 2** - Buddy allocation: suffers from internal fragmentation - Allocated fragments, typically too large - Coalescing is simple - Two adjacent blocks are promoted up May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.73 A computer system manages program memory using three separate segments for code, stack, and the heap. The codesize of a program is 1KB but the minimal segment available is 16KB. This is an example of: External fragmentation Binary buddy allocation Internal fragmentation Coalescing **Splitting** # OBJECTIVES - 5/21 - Questions from 5/19 - Tuesday Class Activity: (Submit by May 22 11:59pm AOE) - Tutorial 2 posted (pthreads, locks, conditions) - Quiz 3 posted Active Reading Chapter 19 - Assignment 2 (based on Ch. 30) - Chapter 17: Free Space Management - Chapter 18: Introduction to Paging - Chapter 19: Translation Lookaside Buffer (TLB) - TLB Algorithm, Tradeoffs, Context Switch - Chapter 20: Paging: Smaller Tables - Smaller Tables, Hybrid Tables, Multi-level Page Tables May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### **PAGING** - Split up address space of process into <u>fixed sized pieces</u> called pages - Alternative to <u>variable sized pieces</u> (Segmentation) which suffers from significant fragmentation - Physical memory is split up into an array of fixed-size slots called page frames. - Each process has a page table which translates virtual addresses to physical addresses May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.79 ### ADVANTAGES OF PAGING - Flexibility - Abstracts the process address space into pages - No need to track direction of HEAP / STACK growth - Just add more pages... - No need to store unused space - As with segments... - Simplicity - Pages and page frames are the same size - Easy to allocate and keep a free list of pages May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### (1) WHERE ARE PAGE TABLES STORED? - **Example:** - Consider a 32-bit process address space (4GB=2<sup>32</sup> bytes) - With 4 KB pages (4KB=2<sup>12</sup> bytes) - 20 bits for VPN (2<sup>20</sup> pages) - 12 bits for the page offset (2<sup>12</sup> unique bytes in a page) - Page tables for each process are stored in RAM - Support potential storage of 2<sup>20</sup> translations - = 1,048,576 pages per process - Each page has a page table entry size of 4 bytes May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.85 #### PAGE TABLE EXAMPLE - With 2<sup>20</sup> slots in our page table for a single process - Each slot (i.e. entry) dereferences a VPN - Each entry provides a physical frame number - Each entry requires 4 bytes (32 bits) - 20 for the PFN on a 4GB system with 4KB pages - 12 for the offset which is preserved - (note we have no status bits, so this is unrealistically small) VPN<sub>o</sub> VPN<sub>1</sub> VPN<sub>2</sub> $\mathrm{VPN}_{\mathrm{1048576}}$ - How much memory is required to store the page table for 1 process? - Hint: # of entries x space per entry - 4,194,304 bytes (or 4MB) to index one process May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### NOW FOR AN ENTIRE OS - If 4 MB is required to store one process - Consider how much memory is required for an entire OS? - With for example 100 processes... - Page table memory requirement is now 4MB x 100 = 400MB - If computer has 4GB memory (maximum for 32-bits), the page table consumes 10% of memory 400 MB / 4000 GB Is this efficient? May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.87 ### (2) WHAT'S ACTUALLY IN THE PAGE TABLE - Page table is data structure used to map virtual page numbers (VPN) to the physical address (Physical Frame Number PFN) - Linear page table → simple array - Page-table entry - 32 bits for capturing state May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### **PAGE TABLE ENTRY - 2** - Common flags: - Valid Bit: Indicating whether the particular translation is valid. - Protection Bit: Indicating whether the page could be read from, written to, or executed from - Present Bit: Indicating whether this page is in physical memory or on disk(swapped out) - Dirty Bit: Indicating whether the page has been modified since it was brought into memory - Reference Bit(Accessed Bit): Indicating that a page has been accessed May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ## (3) HOW BIG ARE PAGE TABLES? - Page tables are too big to store on the CPU - Page tables are stored using physical memory - Paging supports efficiently storing a sparsely populated address space - Reduced memory requirement Compared to base and bounds, and segments May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma L15.91 ### (4) DOES PAGING MAKE THE SYSTEM TOO SLOW? - Translation - **Issue #1:** Starting location of the page table is needed - HW Support: Page-table base register - stores active process - Facilitates translation Page Table: $VP0 \rightarrow PF3$ $VP1 \rightarrow PF7$ VP2 → PF5 Stored in RAM → VP3 → PF2 - Issue #2: Each memory address translation for paging requires an extra memory reference - HW Support: TLBs (Chapter 19) May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ``` PAGING MEMORY ACCESS // Extract the VPN from the virtual address 2. VPN = (VirtualAddress & VPN_MASK) >> SHIFT 3. 4. // Form the address of the page-table entry (PTE) 5. PTEAddr = PTBR + (VPN * sizeof(PTE)) // Fetch the PTE 8. PTE = AccessMemory(PTEAddr) 9. // Check if process can access the page 10. if (PTE.Valid == False) 11. RaiseException(SEGMENTATION_FAULT) 13. else if (CanAccess(PTE.ProtectBits) == False) 14. RaiseException(PROTECTION_FAULT) 15. else 16. // Access is OK: form physical address and fetch it offset = VirtualAddress & OFFSET_MASK 17. 18. PhysAddr = (PTE.PFN << PFN_SHIFT) | offset 19. Register = AccessMemory(PhysAddr) TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma May 20, 2021 L15.93 ``` ### **COUNTING MEMORY ACCESSES** Example: Use this Array initialization Code Assembly equivalent: ``` 0x1024 movl $0x0,(%edi,%eax,4) 0x1028 incl %eax 0x102c cmpl $0x03e8,%eax 0x1030 jne 0x1024 ``` May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma ### PAGING SYSTEM EXAMPLE - Consider a 4GB Computer: - With a 4096-byte page size (4KB) - How many pages would fit in physical memory? - Now consider a page table: - For the page table entry, how many bits are required for the - If we assume the use of 4-byte (32 bit) page table entries, how many bits are available for status bits? - How much space does this page table require? # of page table entries x size of page table entry - How many page tables (for user processes) would fill the entire 4GB of memory? May 20, 2021 TCSS422: Operating Systems [Spring 2021] School of Engineering and Technology, University of Washington - Tacoma