L13.2























| TLB TRADEOFFS - 3                                                               |                                                                                                        |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
| Temporal loc                                                                    | ality                                                                                                  |
| Higher cache hit ratios are expected for repeated memory accesses close in time |                                                                                                        |
| Can dramati<br>iteration"                                                       | cally improve performance for "second                                                                  |
| May 16, 2018                                                                    | TCSS422: Operating Systems (Spring 2018)<br>Institute of Technology, University of Washington - Tacoma |



